TY - JOUR
T1 - Hardware implementation of an inverse function delayed neural network using stochastic logic
AU - Li, Hongge
AU - Hayakawa, Yoshihiro
AU - Sato, Shigeo
AU - Nakajima, Koji
PY - 2006
Y1 - 2006
N2 - In this paper, the authors present a new digital circuit of neuron hardware using a field programmable gate array (FPGA). A new Inverse function Delayed (ID) neuron model is implemented. The Inverse function Delayed model, which includes the BVP model, has superior associative properties thanks to negative resistance. An associative memory based on the ID model with self-connections has possibilities of improving its basin sizes and memory capacity. In order to decrease circuit area, we employ stochastic logic. The proposed neuron circuit completes the stimulus response output, and its retrieval property with negative resistance is superior to a conventional nonlinear model in basin size of an associative memory.
AB - In this paper, the authors present a new digital circuit of neuron hardware using a field programmable gate array (FPGA). A new Inverse function Delayed (ID) neuron model is implemented. The Inverse function Delayed model, which includes the BVP model, has superior associative properties thanks to negative resistance. An associative memory based on the ID model with self-connections has possibilities of improving its basin sizes and memory capacity. In order to decrease circuit area, we employ stochastic logic. The proposed neuron circuit completes the stimulus response output, and its retrieval property with negative resistance is superior to a conventional nonlinear model in basin size of an associative memory.
KW - Associative memory
KW - Field programmable gate array (FPGA)
KW - Inverse function delayed model
KW - Stochastic logic
UR - http://www.scopus.com/inward/record.url?scp=33748762219&partnerID=8YFLogxK
UR - http://www.scopus.com/inward/citedby.url?scp=33748762219&partnerID=8YFLogxK
U2 - 10.1093/ietisy/e89-d.9.2572
DO - 10.1093/ietisy/e89-d.9.2572
M3 - Article
AN - SCOPUS:33748762219
SN - 0916-8532
VL - E89-D
SP - 2572
EP - 2578
JO - IEICE Transactions on Information and Systems
JF - IEICE Transactions on Information and Systems
IS - 9
ER -