TY - JOUR
T1 - Implementation of a low-power FPGA based on synchronous/asynchronous hybrid architecture
AU - Ishihara, Shota
AU - Tsuchiya, Ryoto
AU - Komatsu, Yoshiya
AU - Hariyama, Masanori
AU - Kameyama, Michitaka
PY - 2011/10
Y1 - 2011/10
N2 - This paper presents a low-power FPGA based on mixed synchronous/ asynchronous design. The proposed FPGA consists of several sections which consist of logic blocks, and each section can be used as either a synchronous circuit or an asynchronous circuit according to its workload. An asynchronous circuit is power-efficient for a low-workload section since it does not require the clock tree which always consumes the power. On the other hand, a synchronous circuit is power-efficient for a high-workload section because of its simple hardware. The major consideration is designing an area-efficient synchronous/asynchronous hybrid logic block. This is because the hardware amount of the asynchronous circuit is about double that of the synchronous circuit, and the typical implementation wastes half of the hardware in synchronous mode. To solve this problem, we propose a hybrid logic block that can be used as either a single asynchronous logic block or two synchronous logic blocks. The proposed FPGA is fabricated using a 65-nm CMOS process. When the workload of a section is below 22%, asynchronous mode is more power-efficient than synchronous mode. Otherwise synchronous mode is more power-efficient.
AB - This paper presents a low-power FPGA based on mixed synchronous/ asynchronous design. The proposed FPGA consists of several sections which consist of logic blocks, and each section can be used as either a synchronous circuit or an asynchronous circuit according to its workload. An asynchronous circuit is power-efficient for a low-workload section since it does not require the clock tree which always consumes the power. On the other hand, a synchronous circuit is power-efficient for a high-workload section because of its simple hardware. The major consideration is designing an area-efficient synchronous/asynchronous hybrid logic block. This is because the hardware amount of the asynchronous circuit is about double that of the synchronous circuit, and the typical implementation wastes half of the hardware in synchronous mode. To solve this problem, we propose a hybrid logic block that can be used as either a single asynchronous logic block or two synchronous logic blocks. The proposed FPGA is fabricated using a 65-nm CMOS process. When the workload of a section is below 22%, asynchronous mode is more power-efficient than synchronous mode. Otherwise synchronous mode is more power-efficient.
KW - Four-phase dual-rail encoding
KW - GALS (Globally Asynchronous Locally Synchronous)
KW - Mixed synchronous/asynchronous design
KW - Reconfigurable VLSI
KW - Self-timed architecture
UR - http://www.scopus.com/inward/record.url?scp=80053397449&partnerID=8YFLogxK
UR - http://www.scopus.com/inward/citedby.url?scp=80053397449&partnerID=8YFLogxK
U2 - 10.1587/transele.E94.C.1669
DO - 10.1587/transele.E94.C.1669
M3 - Article
AN - SCOPUS:80053397449
SN - 0916-8524
VL - E94-C
SP - 1669
EP - 1679
JO - IEICE Transactions on Electronics
JF - IEICE Transactions on Electronics
IS - 10
ER -