TY - GEN
T1 - The 3-dimensional vertical FG NAND flash memory cell arrays with the novel electrical S/D technique using the Extended Sidewall Control Gate (ESCG)
AU - Seo, Moon Sik
AU - Park, Sung Kye
AU - Endoh, Tetsuo
PY - 2010
Y1 - 2010
N2 - We propose the novel 3-dimensional (3-D) vertical floating gate (FG) NAND flash memory cell arrays with novel electrical source/drain (S/D) technique using Extended Sidewall Control Gate (ESCG). Cylindrical FG structure cell is implemented to overcome the reliability issues of the charge trap cell such as SONOS and TANOS cell. We also propose the novel electrical S/D layer using the ESCG structure to realize the enhancement mode operation. Using this novel structure, we successfully demonstrate the normal flash cell operation with high-speed programming and superior read current due to both the increasing of coupling ratio and low resistive electrical S/D technique. Moreover, we found that the 3-D vertical flash memory cell array with novel electrical S/D technique had less interference with neighboring cells by about 50% in comparison with planar FG NAND cell. From above all, the proposed cell array is one of the candidates of Terabit 3-D vertical NAND flash cell array with high-speed read/program operation and high reliability.
AB - We propose the novel 3-dimensional (3-D) vertical floating gate (FG) NAND flash memory cell arrays with novel electrical source/drain (S/D) technique using Extended Sidewall Control Gate (ESCG). Cylindrical FG structure cell is implemented to overcome the reliability issues of the charge trap cell such as SONOS and TANOS cell. We also propose the novel electrical S/D layer using the ESCG structure to realize the enhancement mode operation. Using this novel structure, we successfully demonstrate the normal flash cell operation with high-speed programming and superior read current due to both the increasing of coupling ratio and low resistive electrical S/D technique. Moreover, we found that the 3-D vertical flash memory cell array with novel electrical S/D technique had less interference with neighboring cells by about 50% in comparison with planar FG NAND cell. From above all, the proposed cell array is one of the candidates of Terabit 3-D vertical NAND flash cell array with high-speed read/program operation and high reliability.
UR - http://www.scopus.com/inward/record.url?scp=77957903010&partnerID=8YFLogxK
UR - http://www.scopus.com/inward/citedby.url?scp=77957903010&partnerID=8YFLogxK
U2 - 10.1109/IMW.2010.5488392
DO - 10.1109/IMW.2010.5488392
M3 - Conference contribution
AN - SCOPUS:77957903010
SN - 9781424467211
T3 - 2010 IEEE International Memory Workshop, IMW 2010
BT - 2010 IEEE International Memory Workshop, IMW 2010
T2 - 2010 IEEE International Memory Workshop, IMW 2010
Y2 - 16 May 2010 through 19 May 2010
ER -