@inproceedings{0275fdd42630495baa7972a6a6e75116,
title = "Chiplet-Based Advanced Packaging Technology from 3D/TSV to FOWLP/FHE",
abstract = "More recently, {"}chiplets{"} are expected for further scaling the performance of LSI systems. However, system integration with the chiplets is not a new methodology. The basic concept dates back well over a few decades. The symbolic configuration of this concept based on the chiplets is 3D integration with TSV we have worked on since 1989. This paper introduces our 3D and heterogeneous system integration research from its historical activities to the latest efforts, including capillary self-assembly of tiny dies with a size of less than 0.1 mm and advanced flexible hybrid electronics (FHE) using fan-out wafer-level packaging (FOWLP).",
keywords = "3DIC, Chiplet, FHE, FOWLP, Self-assembly, TSV",
author = "Takafumi Fukushima",
note = "Publisher Copyright: {\textcopyright} 2021 JSAP; 41st Symposium on VLSI Technology, VLSI Technology 2021 ; Conference date: 13-06-2021 Through 19-06-2021",
year = "2021",
language = "English",
series = "Digest of Technical Papers - Symposium on VLSI Technology",
publisher = "Institute of Electrical and Electronics Engineers Inc.",
booktitle = "2021 Symposium on VLSI Technology, VLSI Technology 2021",
}