Unified Hardware for High-Throughput AES-Based Authenticated Encryptions

Shotaro Sawataishi, Rei Ueno, Naofumi Homma

研究成果: ジャーナルへの寄稿学術論文査読

20 被引用数 (Scopus)

抄録

This brief presents an efficient unified hardware for up-to-date authenticated encryptions with associated data (AEADs). Although some major AEADs share several fundamental components (e.g., advanced encryption standard (AES), block chaining, and XOR-Encryption-XOR (XEX) scheme), each AEAD is equipped with a unique mode of operation and/or sub-functions, which makes it difficult to integrate various AEADs in a hardware efficiently. The proposed hardware in this brief efficiently unifies the fundamental components to perform a set of AEADs with minimal area and power overheads. The proposed configurable datapath is adapted to a set of peripheral operations (e.g., block chaining and XEX), dictated by the given AEAD algorithm. In this brief, we also demonstrate the validity of the proposed hardware through an experimental design adapted to four AES-based AEADs. Consequently, we confirm that the proposed hardware can perform the four AEADs with quite smaller area than the sum of the each dedicated AEAD hardware, comparable throughput and power consumption. In addition, we confirmed that the proposed hardware is superior to software implementation on general-purpose processor in terms of both throughput and power consumption.

本文言語英語
論文番号9153807
ページ(範囲)1604-1608
ページ数5
ジャーナルIEEE Transactions on Circuits and Systems II: Express Briefs
67
9
DOI
出版ステータス出版済み - 2020 9月

フィンガープリント

「Unified Hardware for High-Throughput AES-Based Authenticated Encryptions」の研究トピックを掘り下げます。これらがまとまってユニークなフィンガープリントを構成します。

引用スタイル